

091-040-24193276 Phone

091-040-24193280

Fax Email 091-040-24193278 principal@ebit.ac.in

www.cbit.ac.in

## Chaitanya Bharathi Institute of Technology Gandipet, Hyderabad - 500 075 INDIA

## **NOTIFICATION**

Ref. No: 05 /Projects/HR/CBIT/Advt. /2023

Date: 20th September, 2023

The Chaitanya Bharathi Institute of Technology (CBIT), Gandipet, Hyderabad – 500075 invites applications for the posts of Project Associate-II/I (PA-II/I) under the ongoing MeitY-C2S project. The appointment is initially for a period of six months and is likely to be extended for the duration of the project depending on the performance. The appointment is purely temporary and does not confer any right whatsoever to claim for absorption into the Institution. The Institute shall not have any liability in respect of the continuation of service or otherwise. An undertaking to this effect shall have to be submitted at the time of joining the duty.

| Project Title: The Design, Fabrication and development Silicon Proven IP Core for High Resolution |                          |                          |               |           |  |  |  |  |
|---------------------------------------------------------------------------------------------------|--------------------------|--------------------------|---------------|-----------|--|--|--|--|
| ADPLL (5 Years)                                                                                   |                          |                          |               |           |  |  |  |  |
| Post                                                                                              | Essential Qualifications | Desirable Qualifications | Pay-per month | Age Limit |  |  |  |  |

| Post  | Essential Qualifications                                                                                                                                                                                                        | Desirable Qualifications                                                                                                                                                                                                                   | Pay-per month                                                            | Age Limit                                             |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------|
| PA-I  | 1.Post Graduate / Graduate degree in Electronics and Communication Engineering or equivalent with first class. preferably in VLSI or related fields                                                                             | <ol> <li>GATE/NET qualified.</li> <li>Experience in Verilog<br/>HDL.</li> <li>MATLAB experience</li> <li>Experience in Analog IC<br/>Design and Cadence<br/>Virtuoso.</li> </ol>                                                           | Rs.31,000 + HRA ( for GATE/NET qualified) or Rs.25,000+HRA (for others)  | 35 years (Age Relaxation applicable as per DST norms) |
| PA-II | Post Graduate / Graduate degree in Electronics and Communication     Engineering or equivalent with first class, preferably in VLSI or related fields     Minimum two (2) years' experience in Research and Development (VLSI_) | <ol> <li>GATE/NET qualified.</li> <li>Experience in Verilog<br/>HDL.</li> <li>Experience in Analog<br/>Design &amp;Cadence<br/>Virtuoso.</li> <li>Experience in Custom<br/>Layout</li> <li>Full custom Tape-out<br/>experience.</li> </ol> | Rs.35,000 + HRA ( for GATE/NET qualified) or Rs.28,000+ HRA (for others) | 35 years (Age Relaxation applicable as per DST norms) |

Duly filled application in the attached format should be mailed with the subject "Application for the post of PA-I / PA-II in Meity-C2S Project" on or before 4:00 P.M of 26th September, 2023 (Tuesday) to jahangir ece@cbit.ac.in (CI) with copy to principal@cbit.ac.in and hr@cbit.ac.in. Eligible candidates will be called for interview and will be informed by email / phone. Self attested Xerox copies of educational qualifications and experience in support of your claim should be attached to the mail along with the application. The prescribed qualifications are minimum and the mere fact that a candidate possessing the same will not entitle him/her for being called for the interview. The Institution reserves the right to restrict the candidates to be called for interview to a reasonable number on the basis of qualifications and experience higher than the minimum prescribed. The Institute also reserves the right either to fill up or not to fill up the posts. Further details contact: Mr. Mohd Ziauddin Jahangir, Asst. Prof., ECE. (cell: 9885717845).



c Principal